

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lange of the applicatio customer's to unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the



MLP 3.3x3.3

# MOSFET Maximum Ratings T<sub>A</sub> = 25 °C unless otherwise noted

| Symbol                            | Param                                  | eter                  |           | Ratings      | Units |  |
|-----------------------------------|----------------------------------------|-----------------------|-----------|--------------|-------|--|
| V <sub>DS</sub>                   | Drain to Source Voltage                |                       |           | 150          | V     |  |
| V <sub>GS</sub>                   | Gate to Source Voltage                 |                       |           | ±20          | V     |  |
| I <sub>D</sub>                    | Drain Current -Continuous              | $T_{C} = 25^{\circ}C$ |           | 9.4          |       |  |
|                                   | -Continuous                            | T <sub>A</sub> = 25°C | (Note 1a) | 2.8          | Α     |  |
|                                   | -Pulsed                                | 12                    | 7         |              |       |  |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy          |                       | (Note 3)  | 12           | mJ    |  |
| D                                 | Power Dissipation                      | T <sub>C</sub> = 25°C |           | 26           | 14/   |  |
| P <sub>D</sub>                    | Power Dissipation                      | T <sub>A</sub> = 25°C | (Note 1a) | 2.3          | W     |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Tempera | ature Range           |           | -55 to + 150 | °C    |  |

## **Thermal Characteristics**

FAIRCHILD

| $R_{	ext{	heta}JC}$ | Thermal Resistance, Junction to Case          | 4.7     | °C/W |
|---------------------|-----------------------------------------------|---------|------|
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient (Note | 1a) 125 | C/vv |

# Package Marking and Ordering Information

| Device Marking | Device    | Package  | Reel Size | Tape Width | Quantity   |
|----------------|-----------|----------|-----------|------------|------------|
| FDMC86244      | FDMC86244 | Power 33 | 13"       | 12 mm      | 3000 units |

# FDMC86244 N-Channel Shielded Gate PowerTrench $^{ extsf{m}}$ MOSFET

| Symbol                              | Parameter                                                   | Test Conditions                                                                 | Min | Тур  | Max  | Units |
|-------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|-----|------|------|-------|
| Off Chara                           | acteristics                                                 |                                                                                 |     |      |      |       |
| BV <sub>DSS</sub>                   | Drain to Source Breakdown Voltage                           | $I_{D} = 250 \ \mu A, V_{GS} = 0 \ V$                                           | 150 |      |      | V     |
| $\Delta BV_{DSS} = \Delta T_J$      | Breakdown Voltage Temperature<br>Coefficient                | $I_D = 250 \ \mu\text{A}$ , referenced to 25 °C                                 |     | 106  |      | mV/°C |
| IDSS                                | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 120 V, V <sub>GS</sub> = 0 V                                  |     |      | 1    | μA    |
| I <sub>GSS</sub>                    | Gate to Source Leakage Current                              | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$                               |     |      | ±100 | nA    |
| On Chara                            | acteristics                                                 |                                                                                 |     |      |      |       |
| V <sub>GS(th)</sub>                 | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_{D} = 250 \ \mu A$                                          | 2   | 2.6  | 4    | V     |
| $\Delta V_{GS(th)}$<br>$\Delta T_J$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \ \mu\text{A}$ , referenced to 25 °C                                 |     | -9   |      | mV/°C |
|                                     |                                                             | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 2.8 A                                  |     | 105  | 134  |       |
| r <sub>DS(on)</sub>                 | Static Drain to Source On Resistance                        | $V_{GS} = 6 V, I_D = 2.4 A$                                                     |     | 120  | 186  | mΩ    |
|                                     |                                                             | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 2.8 A, T <sub>J</sub> = 125 °C         |     | 199  | 254  |       |
| 9 <sub>FS</sub>                     | Forward Transconductance                                    | V <sub>DD</sub> = 10 V, I <sub>D</sub> = 2.8 A                                  |     | 8    |      | S     |
|                                     | Characteristics                                             |                                                                                 |     |      |      |       |
| C <sub>iss</sub>                    | Input Capacitance                                           | V <sub>DS</sub> = 75 V, V <sub>GS</sub> = 0 V,                                  |     | 257  | 345  | pF    |
| C <sub>oss</sub>                    | Output Capacitance                                          | $v_{DS} = 75 v, v_{GS} = 0 v,$<br>                                              |     | 32   | 45   | pF    |
| C <sub>rss</sub>                    | Reverse Transfer Capacitance                                |                                                                                 |     | 1.8  | 5    | pF    |
| Switching                           | g Characteristics                                           |                                                                                 |     |      |      |       |
| t <sub>d(on)</sub>                  | Turn-On Delay Time                                          |                                                                                 |     | 5.3  | 11   | ns    |
| t <sub>r</sub>                      | Rise Time                                                   | V <sub>DD</sub> = 75 V, I <sub>D</sub> = 2.8 A,                                 |     | 1.5  | 10   | ns    |
| t <sub>d(off)</sub>                 | Turn-Off Delay Time                                         | $V_{GS} = 10 \text{ V}, \text{ R}_{GEN} = 6 \Omega$                             |     | 9.9  | 20   | ns    |
| t <sub>f</sub>                      | Fall Time                                                   |                                                                                 |     | 2.3  | 10   | ns    |
| Q <sub>g(TOT)</sub>                 | Total Gate Charge                                           | $V_{GS} = 0 V \text{ to } 10 V$                                                 |     | 4.2  | 5.9  | nC    |
| Q <sub>g(TOT)</sub>                 | Total Gate Charge                                           | $V_{GS} = 0 \text{ V to 5 V}$ $V_{DD} = 75 \text{ V},$<br>$I_D = 2.8 \text{ A}$ |     | 2.4  | 3.4  |       |
| Q <sub>gs</sub>                     | Total Gate Charge                                           | $I_{\rm D} = 2.8 \rm A$                                                         |     | 1.1  |      | nC    |
| Q <sub>gd</sub>                     | Gate to Drain "Miller" Charge                               |                                                                                 |     | 1.0  |      | nC    |
| Drain-So                            | urce Diode Characteristics                                  |                                                                                 |     |      |      |       |
|                                     |                                                             | $V_{GS} = 0 V, I_S = 2.8 A$ (Note 2)                                            |     | 0.81 | 1.3  |       |
| V <sub>SD</sub>                     | Source to Drain Diode Forward Voltage                       |                                                                                 |     |      |      | - V   |

| N | 0 | TΕ | ES |
|---|---|----|----|

t<sub>rr</sub>

Q<sub>rr</sub>

1. R<sub>0,JA</sub> is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>0,JC</sub> is guaranteed by design while R<sub>0CA</sub> is determined by the user's board design.

 $I_F = 2.8 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s}$ 



3. Starting T<sub>J</sub> = 25 °C; N-ch: L = 1.0 mH, I<sub>AS</sub> = 5.0 A, V<sub>DD</sub> = 135 V, V<sub>GS</sub> = 10 V.

Reverse Recovery Time

Reverse Recovery Charge

a. 53 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b. 125 °C/W when mounted on a minimum pad of 2 oz copper

48

38

76

61

ns

nC

2. Pulse Test: Pulse Width < 300  $\mu s,$  Duty cycle < 2.0%.





FDMC86244 N-Channel Shielded Gate PowerTrench<sup>®</sup> MOSFET







# RECOMMENDED LAND PATTERN

**NOTES:** 

- A EXCEPT AS NOTED, PACKAGE CONFORMS TO JEDEC REGISTRATION MO-240 VARIATION BA.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009.
- D. SEATING PLANE IS DEFINED BY TERMINAL TIPS ONLY
- E. BODY DIMENSIONS DO NOT INCLUDE MOLD FLASH PROTRUSIONS NOR GATE BURRS.
- F. FLANGE DIMENSIONS INCLUDE INTERTERMINAL FLASH OR PROTRUSION. INTERTERMINAL FLASH OR PROTRUSION SHALL NOT EXCEED 0.25MM PER SIDE.
- G. IT IS RECOMMENDED TO HAVE NO TRACES OR VIA WITHIN THE KEEP OUT AREA.
- H. DRAWING FILENAME: MKT-MLP08Trev4.
- I. GENERAL RADII FOR ALL CORNERS SHALL BE 0.20MM MAX.



ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

## PUBLICATION ORDERING INFORMATION

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC